MR82C37A
Images are for reference only See Product Specifications
Manufacturer Part#:

MR82C37A

Product Category: IC Chips
Manufacturer: INT
Description:
  datasheetMR82C37A Datasheet
Package:
Quantity: 71 PCS
Lead Free Status / RoHS Status: Lead free / RoHS Compliant
Moisture Sensitivity Level(MSL): 3(168 Hours)
Real Time Availability
Stock:71 Can Ship Immediately
Enter Quantity:
Minimum:1
Multiples:1
Buy Buy
1+: $0.00000
10+: $0.00000
100+: $0.00000
500+: $0.00000
1000+: $0.00000
Warm Tips:Please fill out the below form and we will contact you as soon as possible.
*Buy Quantity:   Target Price: (USD)
*Contact Name:   Company Name:
*Email:    
Phone: (Including the Country Code)
Remark:
  Submit
SpecificationsPackage PaymentShippingAfter-sales Guarantee
Manufacturer: INT
Product Category: IC Chips
Features, Applications

Description

The is an enhanced version of the industry standard 8237A Direct Memory Access (DMA) controller, fabricated using Intersil's advanced 2 micron CMOS process. Pin compatible with NMOS designs, the 82C37A offers increased functionality, improved performance, and dramatically reduced power consumption. The fully static design permits gated clock operation for even further reduction of power. The 82C37A controller can improve system performance by allowing external devices to transfer data directly to or from system memory. Memory-to-memory transfer capability is also provided, along with a memory block initialization feature. DMA requests may be generated by either hardware or software, and each channel is independently programmable with a variety of features for flexible operation. The 82C37A is designed to be used with an external address latch, such as the 82C82, to demultiplex the most significant 8-bits of address. The 82C37A can be used with industry standard microprocessors such NSC800, 80186 and others. Multimode programmability allows the user to select from three basic types of DMA services, and reconfiguration under program control is possible even with the clock to the controller stopped. Each channel has a full 64K address and word count range, and may be programmed to autoinitialize these registers following DMA termination (end of process).

Features

Compatible with the NMOS 8237A Four Independent Maskable Channels with Autoinitialization Capability Cascadable to any Number of Channels High Speed Data Transfers: to 4MBytes/sec with 8MHz Clock to 6.25MBytes/sec with 12.5MHz Clock Memory-to-Memory Transfers Static CMOS Design Permits Low Power Operation - ICCSB = 10μA Maximum - ICCOP = 2mA/MHz Maximum Fully TTL/CMOS Compatible Internal Registers may be Read from Software

PART NUMBER MR82C37A-12/B 5962-9054303MXA SMD# 44 Pad CLCC SMD# 40 Ld CERDIP 44 Ld PLCC PACKAGE 40 Ld PDIP TEMPERATURE RANGE to +125oC PKG. NO. F40.6 J44.A

CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures. http://www.intersil.com 407-727-9207 | Copyright c Intersil Corporation 1999

IOR IOW MEMR MEMW NC READY HLDA ADSTB AEN HRQ CS CLK RESET DREQ1 DREQ0 (GND) VSS

EOP RESET CS READY CLK AEN ADSTB MEMR MEMW IOR IOW TIMING AND CONTROL DECREMENTOR TEMP WORD COUNT REG (16) 16-BIT BUS 16-BIT BUS READ BUFFER BASE ADDRESS (16) BASE WORD COUNT (16) READ WRITE BUFFER CURRENT ADDRESS (16) CURRENT WORD COUNT (16) OUTPUT BUFFER - A7 INC/DECREMENTOR TEMP ADDRESS REG (16) IO BUFFER - A3

SYMBOL VCC PIN NUMBER 31 TYPE DESCRIPTION VCC: is the +5V power supply pin. A 0.1μF capacitor between pins 31 and 20 is recommended for decoupling. Ground I CLOCK INPUT: The Clock Input is used to generate the timing signals which control 82C37A operations. This input may be driven from to 12.5MHz for the 82C37A-12, from to 8MHz for the 82C37A, or from to 5MHz for the 82C37A-5. The Clock may be stopped in either state for standby operation. CHIP SELECT: Chip Select is an active low input used to enable the controller onto the data bus for CPU communications. RESET: This is an active high input which clears the Command, Status, Request, and Temporary registers, the First/Last Flip-Flop, and the mode register counter. The Mask register is set to ignore requests. Following a Reset, the controller in an idle cycle. READY: This signal can be used to extend the memory read and write pulses from the 82C37A to accommodate slow memories or I/O devices. READY must not make transitions during its specified set-up and hold times. See Figure 12 for timing. READY is ignored in verify transfer mode. HOLD ACKNOWLEDGE: The active high Hold Acknowledge from the CPU indicates that it has relinquished control of the system busses. HLDA is a synchronous input and must not transition during its specified set-up time. There is an implied hold time (HLDA inactive) of TCH from the rising edge of CLK, during which time HLDA must not transition. DMA REQUEST: The DMA Request (DREQ) lines are individual asynchronous channel request inputs used by peripheral circuits to obtain DMA service. In Fixed Priority, DREQ0 has the highest priority and DREQ3 has the lowest priority. A request is generated by activating the DREQ line of a channel. DACK will acknowledge the recognition of a DREQ signal. Polarity of DREQ is programmable. RESET initializes these lines to active high. DREQ must be maintained until the corresponding DACK goes active. DREQ will not be recognized while the clock is stopped. Unused DREQ inputs should be pulled High or Low (inactive) and the corresponding mask bit set. DATA BUS: The Data Bus lines are bidirectional three-state signals connected to the system data bus. The outputs are enabled in the Program condition during the I/O Read to output the contents of a register to the CPU. The outputs are disabled and the inputs are read during an I/O Write cycle when the CPU is programming the 82C37A control registers. During DMA cycles, the most significant 8-bits of the address are output onto the data bus to be strobed into an external latch by ADSTB. In memory-to-memory operations, data from the memory enters the 82C37A on the data bus during the read-from-memory transfer, then during the write-to-memory transfer, the data bus outputs write the data into the new memory location. I/O READ: I/O Read is a bidirectional active low three-state line. In the Idle cycle, is an input control signal used by the CPU to read the control registers. In the Active cycle, is an output control signal used by the 82C37A to access data from the peripheral during a DMA Write transfer. I/O WRITE: I/O Write is a bidirectional active low three-state line. In the Idle cycle, is an input control signal used by the CPU to load information into the 82C37A. In the Active cycle, is an output control signal used by the 82C37A to load data to the peripheral during a DMA Read transfer.

Search Part number : "MR82C" Included word is 13
Part Number Manufacturer Package Quantity Description
MR82C37A-5/B HAR CLCC44 131
MR82C54 INTERSIL CLCC 455
MR82C54/B HAR CLCC28 138
MR82C54/B 5962-84065013A HARRIS LCC 70
MR82C54/B(84065013A) INTERSIL 107
MR82C55A/B 5962-8406602XA HARRIS CLCC44 74
MR82C59A/B INTERS LCC 2761
MR82C59A/B 5962-85016023A HARRIS LCC 74
MR82C82/B HAR CLCC20 129
MR82C82/B 5962-84067012A HARRIS LCC 71
MR82C84 HARRIS LCC 70
MR82C84A/B HAR BGA 95
MR82C86H/B 5962-87577012A HARRIS LCC 71
MR82C37A RELATED PRODUCT PICTURE
left
  • MR82C37A-5/B
  • MR82C54
  • MR82C54/B
  • MR82C54/B 5962-84065013A
  • MR82C54/B(84065013A)
  • MR82C55A/B 5962-8406602XA
  • MR82C59A/B
  • MR82C59A/B 5962-85016023A
  • MR82C82/B
  • MR82C82/B 5962-84067012A
  • MR82C84
  • MR82C84A/B
  • MR82C86H/B 5962-87577012A
right
MR82C37A Related keyword.
  • MR82C37A Price
  • MR82C37A Distributor
  • MR82C37A Manufacturer
  • MR82C37A Technical Data
  • MR82C37A PDF
  • MR82C37A Datasheet
  • MR82C37A Picture
  • MR82C37A Image
  • MR82C37A Part
  • MR82C37A Stock
  • MR82C37A Inventory
  • MR82C37A Rfq
  • Buy MR82C37A
  • MR82C37A Inquiry
  • MR82C37A Online Order

Comment

Latest Products

BD82QM67 S LJ4M  Intel

BD82QM67 S LJ4MIC Chips, ,Chipsets QM67 Express Chipset Mobile FCBGA-989

Learn More

BD82H61 S LJ4B  Intel

BD82H61 S LJ4BIC Chips, ,Chipsets H61 Express Chipset Desktop FCBGA-942

Learn More

AC82G41 S LGQ3  Intel

AC82G41 S LGQ3IC Chips, ,Chipsets G41 Express Chipset Desktop FCBGA-1254

Learn More

AC82GM45 S LB94  Intel

AC82GM45 S LB94IC Chips, ,Chipsets GM45 Express Chipset Mobile FCBGA-1329

Learn More

AC5500 S LH3N  Intel

AC5500 S LH3NIC Chips, ,Chipsets 5500 Chipset Server FCBGA-1295

Learn More

HOW TO BUY ELECTRONIC COMPONENTS
How to buy
Search
Inquiry
Order
Track
 
Delivery
FedEx
UPS
DHL
TNT
 
Payment Terms
By PayPal
By Credit Card
By Wire Transfer
By Western Union
 
After-sales Service
Quality Control
Guarantee
Return & Replacement
 
 
About us
Company Profile
Our History
Corporate Culture
Contact us
Join us
© 2008-2016 kynix.com all rights reserved.
Tel:00852-81928838    Email:info@kynix.com